The CHASSIS TECHNOLOGY is based on ASIC'S which are:TCA511 TBA311A17 TBA120SQ TAA611B12 and lots of discretes. Power supply is delivered after rectifiing via Transistor stabiliser. The set can be power supplyed via a 12Volt source in a socket on the rear of the lid.
The bias circuit may include a bias device and a current source. The bias device has a first terminal coupled to the output terminal of the voltage regulator and a second terminal coupled to the control electrode of the current control device. The current source has an input coupled to the first current electrode of the current control device and an output coupled to the second terminal of the bias device. A capacitor may be coupled between the first and second terminals of the bias device.
In the bias device and current source embodiment, the bias device may be implemented as a Zener diode, one or more diodes coupled in series, at least one light emitting diode, or any other bias device which develops sufficient voltage while receiving current from the current source. The current source may be implemented with a PNP BJT having its collector electrode coupled to the second terminal of the bias device, at least one first resistor having a first end coupled to the emitter electrode of the PNP BJT and a second end, a Zener diode and a second resistor. The Zener diode has an anode coupled to the base electrode of the PNP BJT and a cathode coupled to the second end of the first resistor. The second resistor has a first end coupled to the anode of the Zener diode and a second end coupled to the reference terminal of the voltage regulator. A second Zener diode may be included having an anode coupled to the cathode of the first Zener diode and a cathode coupled to the first current electrode of the current control device.
A circuit is discl

TAA611-A12 - Dual BTL power audio amplifier

package. It incorporates the following functions: high stability horizontal oscillator,
horizontal APC circuit with high noise immunity and large pull—in range, high stability
vertical oscillator and sawtooth generator.
lt is intended for driving TV horizontal and vertical transistorized output stages.
APPLICATION INFORMATION

Power Supply
The circuit can work with stabilized supply voltage having a value from 9 to 15 V.
A dropping resistor and a filter capacitor may be used to obtain the suipply from higher
voltages; however, the voltage on pins 3 and 4 must never exceed the maximum
permitted voltage.
Synchronization
Pins 2 and 6 can be DC driven if the reference level of the synchronization pulses is
less than 1 V. With reference levels greater than this value, a coupling capacitor must
be inserted in series with the input, and pins 2
and 6 must be connected to ground
via a resistor.
Vertical Oscillator
The capacitor connected to pin 1 must be selected with regard to the frequency
tolerance, to the the
The width of the output pulse, to be chosen according to the needs of the output
stages, is defined by the resistor connected between pin 1 and pin 16.
Vertical Output
The vertical output is taken from pin 14, which is a buffered output of the sawtooth
voltage generated at pin 15.
The output current from pin 14 is defined by an internal resistor in the integrated
circuit. if a greater current is needed, a resistor may be connected between pin 14
and pin 3.
The oscillator output pulse is available at pin 15 if the capacitor C9 is not connected. _
This configuration is used for driving output stages in which the sawtooth is generated
by Miller effect.
Horizontal Oscillator
The capacitor connected between pin 10 and ground must be selected with regard
to the frequency tolerance, 1:0 the thermal stability and to the capacit0r’s ageing.
In multistandard receivers, the oscillation frequency may be changed by switching the
value of the capacitor connected to pin 10.
TBA 311 TV SIGNAL PROCESSING CIRCUIT

The TBA311 is a monolithic integrated circuit in a 16-lead clual in-line or quad in—Iine
plastic package. It is intended for use as signal processing circuit for black and
white and colour television sets.
The circuit is designed for receivers equipped with tubes or transistors in the deflection
and video output stages, and with PNP or NPN transistors in the tuner and NPN in
the IF amplifier.
Only signals with the negative modulation can be handled by the circuit. The circuit
is protected against short circuit between video output and GND. The TBA 311 includes:
0 VIDEO PREAMPLIFIER with EIMITTER FOLLOWER OUTPUT
0 GATED AGC for VIDEO» IF AMPLIFIER and TUNER
0 NOISE INVERTER CIRCUIT for GATING AGC and SYNC. PULSE SEPARATOR
o HORIZONTAL SYNC. PIULSE SEPARATOR
0 VERTICAL SYNC. PULSE SEPARATOR
0 BLANKING FACILITY for the VIDEO AMPLIFIER.
All circuits were made by:
SGS is Società Generale Semiconduttori - Aquila Tubi E Semiconduttori (SGS-ATES, "Semiconductor General Society - Tubes and Semiconductors Aquila"), later SGS Microelettronica, a former Italian company now merged into STMicroelectronics
- ATES (Aquila Tubi e Semiconduttori), a vacuum tube and semiconductor maker headquartered in the Abruzzese city of l'Aquila, who in 1961 changed its name into Azienda Tecnica ed Elettronica del Sud and relocated its manufacturing plant in the outskirts of the Sicilian city of Catania
- Società Generale Semiconduttori (founded in 1957 by Adriano Olivetti).
AU110
Germanium PNPCategory: Germanium Transistor, PNP Transistor, Transistor
MHz: <1 MHz
Amps: 10A
Volts: 160V
Ge PNP Power BJT
V(BR)CEO (V)=160
V(BR)CBO (V)=160
I(C) Abs.(A) Collector Current=10
Absolute Max. Power Diss. (W)=30
I(CBO) Max. (A)=100u
h(FE) Min. Static Current Gain=20
h(FE) Max. Current gain.=90
@I(C) (A) (Test Condition)=1.0
@V(CE) (V) (Test Condition)=2.0
Package=TO-3
Military=N
NUCLEAR / PLANET (PRANDONI) MOD. 2262 CHASSIS A40-73 B-W TELEVISION DIAGRAM AND DEFLECTION CIRCUIT:
In present day transistor deflection circuits, for example, those used in the horizontal output stage of a television receiver; the output transistor is normally operated in a switching mode, that is, the transistor is driven into saturation during a trace interval of each deflection cycle and driven out of conduction during the retrace portion of each deflection cycle. By operating the transistor in its saturation region, average power losses are minimized. With saturated operation, however, the accumulation of minority carriers in the base region will effect a continuation in the flow of collector current after the trace interval during the initial portion of the retrace interval while the transistor is being driven into its non-conducting state. In addition to causing this undesirable delay time in turning off the transistor, losses occurring during this period may be localized in small areas commonly referred to as "hot spots." These losses are characterized in being regenerative and tend to cause second breakdown of the device. This effect is explained in greater detail in a paper authored by the present inventor and entitled "Thermal Regeneration in Power Dissipating Elements" which appeared in "The Electronic Engineer" publication in the January 1967 issue. Although operating the horizontal output transistor in its saturated region may reduce the average power dissipated in this device during its conduction interval, it increases the possibility of second breakdown during the turn-off time. With the advent of high voltage (1,500 volts) transistors, it is possible to develop the necessary output energy utilizing one of these transistors which can be operated in a non-saturated mode. The circuit of the present invention insures that the deflection output transistor will not be driven into saturation.

In the solid state deflection art, however, it is desirable to reduce the turn-off time of the device not to increase the frequency of operation of the circuit, but rather to prevent second breakdown of the device as the relatively large inductive voltage pulse appears during the initial portion of the flyback interval, when current flowing through the deflection winding is interrupted to initiate the retrace portion of each deflection cycle.
The non-saturated operation of the deflection output transistor is achieved in circuits embodying the present invention by automatically holding the collector voltage above the saturation level by shunting excess base drive from the base to emitter junction into the collector circuit. Prior transistor deflection systems employ only the saturated operation of the deflection output device.
Circuits embodying the present invention include a deflection output transistor having a diode coupled between its base and collector terminals and poled to prevent the transistor from being driven into saturation during its conduction period of each deflection cycle.
The invention can be more fully understood by referring to the drawings together with the description below and the accompanying claims.
In the drawings:
FIG. 1 illustrates in block and schematic diagram form, a television receiver including a solid state deflection output stage embodying the present invention;
FIG. 2a is a waveform diagram of the voltage present at the collector terminal 55c of transistor 55 in FIG. 1;
FIG. 2b shows the drive current to terminal A in FIG. 1;
FIG. 2c is a waveform diagram of the current in diode 56 in FIG. 1;
FIG. 2d is a waveform diagram of the base current flowing in transistor 55 of FIG. 1;
FIG. 3 is a schematic diagram of an alternative embodiment of the present invention;
FIG. 4a is a waveform diagram of the voltage appearing at the terminal 366 in FIG. 3;
FIG. 4b is a waveform diagram of the drive current to terminal A in FIG. 3;
FIG. 4c is a waveform diagram of the current in diode 356 in FIG. 3; and
FIG. 4d is a waveform diagram of the base drive current to transistor 355 in FIG. 3.
Referring specifically to FIG. 1,

The horizontal output stage 50 includes an output transistor 55 having a base, a collector and an emitter terminal 55b, 55c and 55e, respectively. A resistor 52 and a capacitor 53 are coupled in parallel between the horizontal driver stage 48 and the base terminal 55b of transistor 55.
The output stage includes a unidirectional conductive device such as a diode 56 coupled between the base and collector terminals 55b and 55c of transistor 55. Stage 50 also includes a damper diode 57 coupled across transistor 55, a retrace capacitor 58 coupled across transistor 55 and the series combination of a horizontal deflection winding 59 and an S-shaping capacitor 60 also coupled across transistor 55. Output stage 50 also includes a flyback transformer 61 with a primary winding 61p coupled from a source of operating potential (B+) to the collector terminal 55c of transistor 55. A secondary winding 61s on transformer 61 develops high voltage pulses which are coupled to a high voltage rectifier 63 to provide the ultor voltage for application to a terminal 32 on kinescope 30. Flyback transformer 61 may also include additional windings (not shown) for providing, for example, keying pulses to the AGC stage 25.
The output stage 50 in FIG. 1 is a conventional shunt fed trace driven circuit with the exception of the diode 56 and the bias network including resistor 52 and capacitor 53. Beginning at the center of the trace interval of the deflection cycle, the yoke current is zero and capacitor 60 has a maximum charge. The drive signal applied to the base terminal 55b of transistor 55 turns this device on, thereby completing the conduction path for yoke current which includes capacitor 60, yoke 59 and the collector to emitter current path through transistor 55. During this portion of scan the yoke current is supplied by the charge on capacitor 60 and increases to a maximum value in one direction at which time scan retrace is initiated by driving transistor 55 out of conduction by applying an appropriate signal from the driver stage 48 to the base 55b of transistor 55. During the latter portion of the trace interval when the magnitude of the yoke current is increasing, the output transistor of prior circuits is normally driven into saturation and is in this conduction state at the instant retrace is initiated. During the first portion of retrace, the yoke current is at a maximum and resonates with the retrace capacitor 58 by charging capacitor 58 in a polarity to reverse bias the damper diode 57. As the yoke current decreases to zero, capacitor 58 has a maximum charge impressed upon it; and during the second portion of retrace, the capacitor (58) drives current through the yoke in a reverse direction until it is discharged and the voltage across it reverses sufficiently to forward bias damper diode 57. Diode 57 then conducts during this first portion of trace to complete the current path for yoke current which is, at this instant, at a maximum value in a direction in yoke 59 to charge capacitor 60 and is increasing toward zero. At the mid-point of trace the yoke current has reached zero and the cycle is completed by driving transistor 55 into conduction once again.
Turning now to the operation of the circuitry of FIG. 1 including the present invention, reference is made to the waveform diagrams of FIG. 2. The initial portion of trace is represented in FIG. 2 by the time period between t 0 and t 1 in the figure. It is recalled that during this period damper diode 57 is conducting. The voltage at collector terminal 55c of transistor 55 is represented by the voltage waveform (V c ) in FIG. 2a and is equal to the forward voltage drop across diode 57 which is of the order of -0.7 volts. At some non-critical time before t 1 , the horizontal driver 48 provides a drive current (I A ), as is shown in FIG. 2b. This current flows through diode 56 as is illustrated in FIG. 2c, since the diode is forward biased. [The cathode of diode 56 is at the same voltage as collector terminal 55c (-0.07 volts) and the drive current produces a positive voltage at point A which is at the anode of diode 56.] As time t 1 (the center of trace) is reached, damper diode 57 turns off allowing the collector voltage on transistor 55 to increase as shown in FIG. 2a. At the same time, a portion of the drive current flowing into terminal A is conducted by the now forward biased base to emitter junction of transistor 55 as is illustrated by the waveform of FIG. 2d. Transistor 55 is now conducting the increasing yoke current during the latter portion of scan represented by the period from t 1 to t 2 in FIG. 2. As the magnitude of the yoke current increases during the t 1 to t 2 interval, the base current in transistor 55 increases as shown in FIG. 2d. Diode 56 conducts as illustrated in FIG. 2c to shunt the remaining portion of the applied drive current at terminal A. It is noted that the sum of the currents shown in FIGS. 2c and 2d will equal the current shown in FIG. 2b. T

At time t 2 retrace is initiated by applying a relatively large negative drive signal as shown in FIG. 2b to the base terminal of transistor 55. During the retrace interval (t 2 to t 0 in FIG. 2), the collector voltage increases in a typical manner as illustrated in FIG. 2a. At time t 0 the cycle is again repeated.
The circuit modification illustrated in FIG. 3 is another embodiment of the invention which reduces the change in voltage applied to the yoke 59 of FIG. 1 at time t 1 . As shown in FIG. 2a, when diode 57 turns off and transistor 55 conducts, the voltage at the collector terminal 55c of transistor 55 changes by as much, for example, as 6 volts. This voltage change, which is coupled to the yoke 59, will vary the rate of change of yoke current during the center of trace and may, in certain circuits, cause an undesirable non-linearity in the scanning rate. As FIG. 4a illustrates, the circuit of FIG. 3 reduces this change in voltage at the mid-point of trace (t 1 ).
During the latter portion of trace, the transistor tends to saturate and the collector voltage at terminal 355c tends to decrease. As this occurs, more current will flow from the B+ terminal through the upper portion of transformer 364. Due to the relatively tight coupling of the segments of transformer 364, terminal 366 experiences a decrease in voltage which controls the forward bias applied to diode 356 to shunt sufficient drive current to hold the transistor 355 out of saturation. The collector voltage of transistor 355 is thus held at some preselected value depending on the location of tap point 365 on transformer 364. Since transformer 364 is utilized, terminal 366 wil

Although the specific embodiments of the invention are illustrated in the horizontal deflection output stage of a black and white television receiver, the invention has equal applicability to other deflection systems and may be utilized in a color television receiver.
GENERAL BASIC TRANSISTOR LINE OUTPUT STAGE OPERATION:
The basic essentials of a transistor line output stage are shown in Fig. 1(a). They comprise: a line output transformer which provides the d.c. feed to the line output transistor and serves mainly to generate the high -voltage pulse from which the e.h.t. is derived, and also in practice other supplies for various sections of the receiver; the line output transistor and its parallel efficiency diode which form a bidirectional switch; a tuning capacitor which resonates with the line output transformer primary winding and the scan coils to determine the flyback time; and the scan coils, with a series capacitor which provides a d.c. block and also serves to provide slight integration of the deflection current to compensate for the scan distortion that would otherwise be present due to the use of flat screen, wide deflection angle c.r.t.s. This basic circuit is widely used in small -screen portable receivers with little elaboration - some use a pnp output transistor however, with its collector connected to chassis.
Circuit Variations:
Variations to the basic circuit commonly found include: transposition of the scan coils and the correction capacitor; connection of the line output transformer primary winding and its e.h.t. overwinding in series; connection of the deflection components to a tap on the transformer to obtain correct matching of the components and conditions in the stage; use of a boost diode which operates in identical manner to the arrangement used in valve line output stages, thereby increasing the effective supply to the stage; omission of the efficiency diode where the stage is operated from an h.t. line, the collector -base junction of the line output transistor then providing the efficiency diode action without, in doing so, producing scan distortion; addition of inductors to provide linearity and width adjustment; use of a pair of series -connected line output transistors in some large -screen colour chassis; and in colour sets the addition of line convergence circuitry which is normally connected in series between the line scan coils and chassis. These variations on the basic circuit do not alter the basic mode of operation however.
Resonance

The most important fact to appreciate about the circuit is that when the transistor and diode are cut off during the flyback period - when the beam is being rapidly returned from the right-hand side of the screen to the left-hand side the tuning capacitor together with the scan coils and the primary winding of the line output transformer form a parallel resonant circuit: the equivalent circuit is shown in Fig. 1(b). The line output transformer primary winding and the tuning capacitor as drawn in Fig. 1(a) may look like a series tuned circuit, but from the signal point of view the end of the transformer primary winding connected to the power supply is earthy, giving the equivalent arrangement shown in Fig. 1(b).
The Flyback Period:
Since the operation of the circuit depends mainly upon what happens during the line flyback period, the simplest point at which to break into the scanning cycle is at the end of the forward scan, i.e. with the


Energy Recovery:
First Part of Forward Scan The circuit then tries to continue the cycle of oscillation, i.e. the magnetic fields again collapse, maintaining a current flow which this time would charge the tuning capacitor negatively (upper plate). When the voltage at A reaches about -0.6V however the efficiency diode becomes forward biased and switches on. This damps the circuit, preventing further oscillation, but the magnetic fields continue to collapse and in doing so produce a linearly decaying current flow which provides the first part of the forward s


Efficiency:
The transistor is then cut off again, to give the flyback, and the cycle of events recurs. The efficiency of the circuit is high since there is negligible resistance present. Energy is fed into the circuit in the form of the magnetic fields that build up when the output transistor is switched on. This action connects the line output transformer primary winding across the supply, and as a result a linearly increasing current flows through it. Since the width is
dependent on the supply voltage, this must be stabilised.
Harmonic Tuning:
There is another oscillatory action in the circuit during the flyback period. The considerable leakage inductance between the primary and the e.h.t. windings of the line output transformer, and the appreciable self -capacitance present, form a tuned circuit which is shocked into oscillation by the flyback pulse. Unless this oscillation is controlled, it will continue into and modulate the scan. The technique used to overcome this effect is to tune the leakage inductance and the associated capacitance to an odd harmonic of the line flyback oscillation frequency. By doing this the oscillatory actions present at the beginning of the scan cancel. Either third or fifth harmonic tuning is used. Third harmonic tuning also has the effect of increasing the amplitude of the e.h.t. pulse, and is generally used where a half -wave e.h.t. rectifier is employed. Fifth harmonic tuning results in a flat-topped e.h.t. pulse, giving improved e.h.t. regulation, and is generally used where an e.h.t. tripler is employed to produce the e.h.t. The tuning is mainly built into the line output transformer, though an external variable inductance is commonly found in colour chassis so that the tuning can be adjusted. With a following post I will go into the subject of modern TV line timebases in greater detail with other models and technology shown here at Obsolete Technology Tellye !
The EHT selenium rectifier which is a Specially designed selenium rectifiers were once widely used as EHT rectifiers in television sets and photocopiers. A layer of selenium was applied to a sheet of soft iron foil, and thousands of tiny discs (typically 2mm diameter) were punched out of this and assembled as "stacks" inside ceramic tubes. Rectifiers capable of supplying tens of thousands of volts could be made this way. Their internal resistance was extremely high, but most EHT applications only required a few hundred microamps at most, so this was not normally an issue. With the development of inexpensive high voltage silicon rectifiers, this technology has fallen into disuse.A selenium rectifier is a type of metal rectifier, invented in 1933. They were used to replace vacuum tube rectifiers in power supplies for electronic equipment, and in high current battery charger applications.
The photoelectric and rectifying properties of selenium were observed by C. E. Fitts around 1886 but practical rectifier devices were not manufactured routinely until the 1930s. Compared with the earlier copper oxide rectifier, the selenium cell could withstand higher voltage but at a lower current capacity per unit area.
No comments:
Post a Comment
The most important thing to remember about the Comment Rules is this:
The determination of whether any comment is in compliance is at the sole discretion of this blog’s owner.
Comments on this blog may be blocked or deleted at any time.
Fair people are getting fair reply. Spam and useless crap and filthy comments / scrapers / observations goes all directly to My Private HELL without even appearing in public !!!
The fact that a comment is permitted in no way constitutes an endorsement of any view expressed, fact alleged, or link provided in that comment by the administrator of this site.
This means that there may be a delay between the submission and the eventual appearance of your comment.
Requiring blog comments to obey well-defined rules does not infringe on the free speech of commenters.
Resisting the tide of post-modernity may be difficult, but I will attempt it anyway.
Your choice.........Live or DIE.
That indeed is where your liberty lies.
Note: Only a member of this blog may post a comment.