

The CHASSIS BS201.0 is a monocarrier type and is the first ZANUSSI TV CHASSIS based on an ASIC IC TBA550 (PHILIPS) and the classic TBA120 for audio IF.

The line deflection is using the AU110 A Germanium PNP TRANSISTOR, see below the datasheet:
AU110
Germanium PNPCategory: Germanium Transistor, PNP Transistor, Transistor
MHz: <1 MHz
Amps: 10A
Volts: 160V
Ge PNP Power BJT
V(BR)CEO (V)=160
V(BR)CBO (V)=160
I(C) Abs.(A) Collector Current=10
Absolute Max. Power Diss. (W)=30
I(CBO) Max. (A)=100u
h(FE) Min. Static Current Gain=20
h(FE) Max. Current gain.=90
@I(C) (A) (Test Condition)=1.0
@V(CE) (V) (Test Condition)=2.0
Package=TO-3
Military=N
- The EHT Output is realized with a selenium rectifier.
The EHT selenium rectifier which is a Specially designed selenium rectifiers were once widely used as EHT rectifiers in television sets and photocopiers. A layer of selenium was applied to a sheet of soft iron foil, and thousands of tiny discs (typically 2mm diameter) were punched out of this and assembled as "stacks" inside ceramic tubes. Rectifiers capable of supplying tens of thousands of volts could be made this way. Their internal resistance was extremely high, but most EHT applications only required a few hundred microamps at most, so this was not normally an issue. With the development of inexpensive high voltage silicon rectifiers, this technology has fallen into disuse.
Power supply is realized with mains transformer and Linear transistorized power supply stabilizer, A DC power supply apparatus includes a rectifier circuit which rectifies an input commercial AC voltage. The rectifier output voltage is smoothed in a smoothing capacitor. Voltage stabilization is provided in the stabilizing circuits by the use of Zener diode circuits to provide biasing to control the collector-emitter paths of respective transistors.A linear regulator circuit according to an embodiment of the present invention has an input node receiving an unregulated voltage and an output node providing a regulated voltage. The linear regulator circuit includes a voltage regulator, a bias circuit, and a current control device.

The bias circuit may include a bias device and a current source. The bias device has a first terminal coupled to the output terminal of the voltage regulator and a second terminal coupled to the control electrode of the current control device. The current source has an input coupled to the first current electrode of the current control device and an output coupled to the second terminal of the bias device. A capacitor may be coupled between the first and second terminals of the bias device.
In the bias device and current source embodiment, the bias device may be implemented as a Zener diode, one or more diodes coupled in series, at least one light emitting diode, or any other bias device which develops sufficient voltage while receiving current from the current source. The current source may be implemented with a PNP BJT having its collector electrode coupled to the second terminal of the bias device, at least one first resistor having a first end coupled to the emitter electrode of the PNP BJT and a second end, a Zener diode and a second resistor. The Zener diode has an anode coupled to the base electrode of the PNP BJT and a cathode coupled to the second end of the first resistor. The second resistor has a first end coupled to the anode of the Zener diode and a second end coupled to the reference terminal of the voltage regulator. A second Zener diode may be included having an anode coupled to the cathode of the first Zener diode and a cathode coupled to the first current electrode of the current control device.
A circuit is discl


REX Mod. L12 CHASSIS BS201.0 B-W TELEVISION DIAGRAM AND DEFLECTION CIRCUIT:
A unidirectional conductive device is coupled from a base terminal to a collector terminal of a horizontal deflection output transistor in a television receiver and poled in a direction to prevent the transistor from saturating when it is driven

In present day transistor deflection circuits, for example, those used in the horizontal output stage of a television receiver; the output transistor is normally operated in a switching mode, that is, the transistor is driven into saturation during a trace interval of each deflection cycle and driven out of conduction during the retrace portion of each deflection cycle. By o


In the solid state deflection art, however, it is desirable to reduce the turn-off time of the device not to increase the frequency of operation of the circuit, but rather to prevent second breakdown of the device as the relatively large inductive voltage pulse appears during the initial portion of the flyback interval, when current flowing through the deflection winding is interrupted to initiate the retrace portion of each deflection cycle.
The non-saturated operation of the deflection output transistor is achieved in circuits embodying the present invention by automatically holding the collector voltage above the saturation level by shunting excess base drive from the base to emitter junction into the collector circuit. Prior transistor deflection systems employ only the saturated operation of the deflection output device.
Circuits embodying the present invention include a de

The invention can be more fully understood by referring to the drawings together with the description below and the accompanying claims.
In the drawings:
FIG. 1 illustrates in block and schematic diagram form, a television receiver including a solid state deflection output stage embodying the present invention;
FIG. 2a is a waveform diagram of the voltage present at the collector terminal 55c of transistor 55 in FIG. 1;
FIG. 2b shows the drive current to terminal A in FIG. 1;
FIG. 2c is a waveform diagram of the current in diode 56 in FIG. 1;
FIG. 2d is a waveform diagram of the base current flowing in transistor 55 of FIG. 1;
FIG. 3 is a schematic diagram of an alternative embodiment of the present invention;
FIG. 4a is a waveform diagram of the voltage appearing at the terminal 366 in FIG. 3;
FIG. 4b is a waveform diagram of the drive current to terminal A in FIG. 3;
FIG. 4c is a waveform diagram of the current in diode 356 in FIG. 3; and
FIG. 4d is a waveform diagram of the base drive current to transistor 355 in FIG. 3.
Referring specifically to FIG. 1,

The automatic gain control stage 25 operates in a conventional manner to provide gain control signals which are applied to a radio frequency amplifier included in tuner 12 and to the I.F. amplifier 14. Sync separator 42 separates the synchronization information from the video information and also separates the horizontal synchronizing information for the vertical synchronizing information. The vertical synchronizing pulses derived from sync separator 42 are applied to the vertical deflection system 44 which provides the required deflection current to a vertical deflection winding 43 associated with kinescope 30 by means of the interconnection Y--Y. The horizontal synchronizing pulses from sync separator 42 are applied to an automatic frequency control detector 45 which serves to synchronize a horizontal oscillator 46 with the horizontal synchronizing pulses. The horizontal oscillator stage 46 is coupled to a horizontal driver stage 48 which develops the required drive signal and may be coupled by means of an output transformer in stage 48 (not shown) to a tra

The horizontal output stage 50 includes an output transistor 55 having a base, a collector and an emitter terminal 55b, 55c and 55e, respectively. A resistor 52 and a capacitor 53 are coupled in parallel between the horizontal driver stage 48 and the base terminal 55b of transistor 55.
The output stage includes a unidirectional conductive device such as a diode 56 coupled between the base and collector terminals 55b and 55c of transistor 55. Stage 50 also includes a damper diode 57 coupled across transistor 55, a retrace capacitor 58 coupled across transistor 55 and the series combination of a horizontal deflection winding 59 and an S-shaping capacitor 60 also coupled across transistor 55. Output stage 50 also includes a flyback transformer 61 with a primary winding 61p coupled from a source of operating potential (B+) to the collector terminal 55c of transistor 55. A secondary winding 61s on transformer 61 develops high voltage pulses which are coupled to a high voltage rectifier 63 to provide the ultor voltage for application to a terminal 32 on kinescope 30. Flyback transformer 61 may also include additional windings (not shown) for providing, for example, keying pulses to the AGC stage 25.
The output stage 50 in FIG. 1 is a conventional shunt fed trace driven circuit with the exception of the diode 56 and the bias network including resistor 52 and capacitor 53. Begin

Turning now to the operation of the circuitry of FI


At time t 2 retrace is initiated by applying a relatively large negative drive signal as shown in FIG. 2b to the base terminal of transistor 55. During the retrace interval (t 2 to t 0 in FIG. 2), the collector voltage increases in a typical manner as illustrated in FIG. 2a. At time t 0 the cycle is again repeated.
The circuit modification illustrated in FIG. 3 is another embodiment of the invention which reduces the change in voltage applied to the yoke 59 of FIG. 1 at time t 1 . As shown in FIG. 2a, when diode 57 turns off and transistor 55 conducts, the voltage at the collector terminal 55c of transistor 55 changes by as much, for example, as 6 volts. This voltage change, which is coupled to the yoke 59, will vary the rate of change of yoke current during the center of trace and may, in certain circuits, cause an undesirable non-linearity in the scanning rate. As FIG. 4a illustrates, the circuit of FIG. 3 reduces this change in voltage at the mid-point of trace (t 1 ).
Referring to FIG. 3, the circuit elements which correspond to those of FIG. 1 are prefaced by the numeral 3. In explaining FIG. 3, it is helpful to refer to the waveform diagrams of FIG. 4. Transformer 364 in FIG. 3 is a tightly coupled auto-transformer wherein the tap point 365 may be, for example, at the 5 percent point on the transformer. That is, the segment between terminals 365 and 366 contain 5 percent of the total number of windings on transformer 364. Transformer 364 may also include a secondary winding such as the high voltage winding which is not shown in the figure. In operation, as drive current is applied at sometime prior to t 1 as is shown in FIG. 4b, damper diode 357 is conducting and the voltage at terminal 366 is therefore at approximately -0.7 volts. Drive current flowing into terminal A as represented in FIG. 4b will be conducted by diode 356 during this interval as indicated by the diode current waveform in FIG. 4c. At the middle portion of trace (t 1 ), the damper diode turns off and voltage at terminal 366 is thereby allowed to go slightly positive (less than 0.7 volts). The collector voltage of transistor 355 is held at a value of approximately 5 volts (assuming, for example, the B+ voltage is equal to 100 volts and the collector is coupled to the tap 365 on transfor

During the latter portion of trace, the transistor tends to saturate and the collector voltage at terminal 355c tends to decrease. As this occurs, more current will flow from the B+ terminal through the upper portion of transformer 364. Due to the relatively tight coupling of the segments of transformer 364, terminal 366 experiences a decrease in voltage which controls the forward bias applied to diode 356 to shunt sufficient drive current to hold the transistor 355 out of saturation. The collector voltage of transistor 355 is thus held at some preselected value depending on the location of tap point 365 on transformer 364. Since transformer 364 is utilized, terminal 366 wil

Although the specific embodiments of the invention are illustrated in the horizontal deflection output stage of a black and white television receiver, the invention has equal applicability to other deflection systems and may be utilized in a color television receiver.
TAA611-A12 - Dual BTL power audio amplifier
NOTE:
- Some "fantasy technician" has modified the chassis in some ways to adapt to somewhat unknown, particularly in the RF inputs, adding some misteryous selectors and inputs in bad way on the rear side of the chassis.
I just hate those guys who are self proclaiming their skills as advanced when altering chassis circuitry in such worst iron steel mechanic improvised crap job asshole style.
No comments:
Post a Comment
The most important thing to remember about the Comment Rules is this:
The determination of whether any comment is in compliance is at the sole discretion of this blog’s owner.
Comments on this blog may be blocked or deleted at any time.
Fair people are getting fair reply. Spam and useless crap and filthy comments / scrapers / observations goes all directly to My Private HELL without even appearing in public !!!
The fact that a comment is permitted in no way constitutes an endorsement of any view expressed, fact alleged, or link provided in that comment by the administrator of this site.
This means that there may be a delay between the submission and the eventual appearance of your comment.
Requiring blog comments to obey well-defined rules does not infringe on the free speech of commenters.
Resisting the tide of post-modernity may be difficult, but I will attempt it anyway.
Your choice.........Live or DIE.
That indeed is where your liberty lies.
Note: Only a member of this blog may post a comment.